OUTLINE
The R1272S is a step-down DC/DC controller which can generate an output voltage of 0.7 V to 5.3 V by driving external high- / low-side NMOSs. By the adoption of a unique current mode PWM architecture without an external current sense resistor, the R1272S can make up a stable DC/DC converter with high-efficiency even if adding low Ron MOSFETs and a low DCR inductor externally. And, by the frequency characteristics optimization with using external phase compensation capacitor, the R1272S can achieve a high-speed response to variations of input voltage and load current. The user-settable oscillation frequency is adjustable over a range of 250 kHz to 1 MHz\(^{(1)}\) by external resistors, and also can be synchronized to an external clock. Output Voltage Control Methods have three operating modes: Forced PWM mode, PLL_PWM mode, and PWM/VFM Auto-switching mode. These modes are selectable according to conditions of the MODE pin. Especially, the PWM/VFM Auto-switching mode can improve efficiency under light load conditions. The R1272S can minimize the output voltage drop caused by an input voltage drop at cranking, with reducing the operating frequency (the lowest possible limit is a quarter of the frequency) so that the off-duty is reduced. Protection functions include a current limit function, an UVLO (Under Voltage Lock Out) function, an OVP (Over Voltage Protection) function, a soft-start function, a low-inductor current shutdown function, and so on. Also, a power good function provide the status of output with using a power good (PGOOD) pin. For EMI reduction, SSCG (Spread-Spectrum Clock Generator) for diffused oscillation frequency at the PWM operation is optionally available. The R1272S is available in HSOP-18 package. This is a high-reliability semiconductor device for industrial application (-Y) that has passed both the screening at high temperature and the reliability test with extended hours.

FEATURES
- Operating Voltage (Maximum Rating) ................. 4.0 V to 34 V (36 V)
- Operating Temperature Range ....................... -40°C ≤ Ta ≤ 105°C
- Start-up Voltage ........................................... 4.5 V
- Output Voltage ............................................. 0.7 V to 5.3 V
- Feedback Voltage Tolerance ......................... 0.64 V ± 1%
- Consumption Current at No Load (at VFM mode) ... Typ.15 µA
- Adjustable Oscillation Frequency\(^{(1)}\) ................. 250 kHz to 1 MHz
- Synchronizable Clock Frequency\(^{(1)}\) ................. 250 kHz to 1 MHz
- Spreading Rate for SSCG ................................. Typ. ±3.6%
- Minimum On-Time ....................................... Typ.100 ns
- Minimum Off-Time ...................................... Typ.120 ns (at regulation mode)
  At dropout, actual minimum off-time is reduced.
- Adjustable Soft-start Time\(^{(2)}\) ......................... Typ.500 µs
- Pre-bias Start-up
- Anti-phase Clock Output
- Thermal Shutdown Function ......................... Tj = 160°C (Typ.)

\(^{(1)}\) The adjustable oscillation frequency range becomes 250 kHz ≤ f\(_{OSC}\) ≤ 600 kHz when 0.7 V ≤ V\(_{OUT}\) < 1.35V.
\(^{(2)}\) 500 µs(Typ.) as a lower limit with using an external capacitor. Otherwise, available the tracking function through the application of an external voltage.
R1272S-Y

NO.EA-385-190128

- Under Voltage Lockout (UVLO) Function
  Typ. 3.3 V
- Over Voltage Detection (OVD) Function
  FB pin voltage (V_{FB}) + 10\% (Typ.)
  Detection/Release Hysteresis
  FB pin voltage (V_{FB}) x 3\% (Typ.)
- Under Voltage Detection (UVD) Function
  FB pin voltage (V_{FB}) - 10\% (Typ.)
  Detection/Release Hysteresis
  FB pin voltage (V_{FB}) x 3\% (Typ.)
- Over-current Protection
  Hiccup-mode / Latch mode
- Selectable Current Limit Threshold
  50 mV / 70 mV / 100 mV
- Power Good Output
  NMOS Open-drain Output
- Package
  HSOP-18

APPLICATIONS

- Industrial equipments such as FA's and smart meters.
- Equipments used under high-temperature conditions such as surveillance camera and vending machine.
- Equipments accompanied by self-heating such as motor and lighting.

SELECTION GUIDE

The function and setting for the ICs are selectable at the user’s request.

<table>
<thead>
<tr>
<th>Product Name</th>
<th>Package</th>
<th>Quantity per Reel</th>
<th>Pb Free</th>
<th>Halogen Free</th>
<th>xx</th>
<th>Over Current Protection</th>
<th>SSCG</th>
<th>Output Voltage Range</th>
</tr>
</thead>
<tbody>
<tr>
<td>R1272SxxyA-E2-YE</td>
<td>HSOP-18</td>
<td>1,000</td>
<td>Yes</td>
<td>Yes</td>
<td>xx</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

xx : Select the combination of processing and function.

<table>
<thead>
<tr>
<th>xx</th>
<th>Over Current Protection</th>
<th>SSCG</th>
<th>Output Voltage Range</th>
</tr>
</thead>
<tbody>
<tr>
<td>00</td>
<td>Non-latch type hiccup mode</td>
<td>Disable</td>
<td>3.15 V &lt; V_{OUT} ≤ 5.3 V</td>
</tr>
<tr>
<td>01</td>
<td>Latch mode</td>
<td>Disable</td>
<td>3.15 V &lt; V_{OUT} ≤ 5.3 V</td>
</tr>
<tr>
<td>03</td>
<td>Latch mode</td>
<td>Enable</td>
<td>3.15 V &lt; V_{OUT} ≤ 5.3 V</td>
</tr>
<tr>
<td>10</td>
<td>Non-latch type hiccup mode</td>
<td>Disable</td>
<td>0.7 V ≤ V_{OUT} ≤ 3.15 V</td>
</tr>
<tr>
<td>11</td>
<td>Latch mode</td>
<td>Disable</td>
<td>0.7 V ≤ V_{OUT} ≤ 3.15 V</td>
</tr>
<tr>
<td>13</td>
<td>Latch mode</td>
<td>Enable</td>
<td>0.7 V ≤ V_{OUT} ≤ 3.15 V</td>
</tr>
</tbody>
</table>

If required a version with SSCG function, please contact our sales offices.

y : Select the current limit threshold voltage.

<table>
<thead>
<tr>
<th>y</th>
<th>Set Voltage for Current Limit Threshold (Typ.)</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>50 mV</td>
</tr>
<tr>
<td>2</td>
<td>70 mV</td>
</tr>
<tr>
<td>3</td>
<td>100 mV</td>
</tr>
</tbody>
</table>

RICOH
PIN DESCRIPTIONS

### HSOP-18 Pin Description

<table>
<thead>
<tr>
<th>Pin No.</th>
<th>Pin Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>VIN</td>
<td>Power supply pin</td>
</tr>
<tr>
<td>2</td>
<td>CSS/TRK</td>
<td>Soft-start adjustment pin</td>
</tr>
<tr>
<td>3</td>
<td>AGND</td>
<td>Analog GND pin</td>
</tr>
<tr>
<td>4</td>
<td>CE</td>
<td>Chip enable pin (Active &quot;H&quot;)</td>
</tr>
<tr>
<td>5</td>
<td>SENSE</td>
<td>Sense pin for inductor current</td>
</tr>
<tr>
<td>6</td>
<td>VOUT</td>
<td>Output voltage feedback input pin</td>
</tr>
<tr>
<td>7</td>
<td>RT</td>
<td>Oscillation adjustment pin</td>
</tr>
<tr>
<td>8</td>
<td>COMP</td>
<td>Capacitor connecting pin for phase compensation of error amplifier</td>
</tr>
<tr>
<td>9</td>
<td>FB</td>
<td>Feedback input pin to the error amplifier</td>
</tr>
<tr>
<td>10</td>
<td>CLKOUT</td>
<td>Clock output pin</td>
</tr>
<tr>
<td>11</td>
<td>PGOOD</td>
<td>Power-good output pin</td>
</tr>
<tr>
<td>12</td>
<td>MODE</td>
<td>Mode-set input pin</td>
</tr>
<tr>
<td>13</td>
<td>PGND</td>
<td>Power GND pin</td>
</tr>
<tr>
<td>14</td>
<td>LGATE</td>
<td>L-side FET control pin</td>
</tr>
<tr>
<td>15</td>
<td>LX</td>
<td>Switchingpin</td>
</tr>
<tr>
<td>16</td>
<td>HGATE</td>
<td>H-side FET control pin</td>
</tr>
<tr>
<td>17</td>
<td>BST</td>
<td>Bootstrap pin</td>
</tr>
<tr>
<td>18</td>
<td>VCC</td>
<td>VCC output pin</td>
</tr>
</tbody>
</table>

* The tab on the bottom of the package must be electrically connected to GND (substrate level) when mounted on the board.
INTERNAL EQUIVALENT CIRCUIT FOR EACH PIN

< VIN Pin >

< CE Pin >

< CSS/TRK Pin >

< VOUT Pin >

< SENSE Pin >

< RT Pin >
< COMP Pin >

< FB Pin >

< CLKOUT Pin >

< PGOOD Pin >

< MODE Pin >

< LGATE Pin >
## Absolute Maximum Ratings

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Item</th>
<th>Rating</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>(V_{\text{IN}})</td>
<td>VIN pin voltage</td>
<td>-0.3 to 36</td>
<td>V</td>
</tr>
<tr>
<td>(V_{\text{CE}})</td>
<td>CE pin voltage</td>
<td>-0.3 to 36</td>
<td>V</td>
</tr>
<tr>
<td>(V_{\text{CSS/VT}})</td>
<td>CSS/TRK pin voltage</td>
<td>-0.3 to 3</td>
<td>V</td>
</tr>
<tr>
<td>(V_{\text{OUT}})</td>
<td>VOUT pin voltage</td>
<td>-0.3 to 6</td>
<td>V</td>
</tr>
<tr>
<td>(V_{\text{SENSE}})</td>
<td>SENSE pin voltage</td>
<td>-0.3 to 6</td>
<td>V</td>
</tr>
<tr>
<td>(V_{\text{RT}})</td>
<td>RT pin voltage</td>
<td>-0.3 to 3</td>
<td>V</td>
</tr>
<tr>
<td>(V_{\text{COMP}})</td>
<td>COMP pin voltage(^{(1)})</td>
<td>-0.3 to 6</td>
<td>V</td>
</tr>
<tr>
<td>(V_{\text{FB}})</td>
<td>FB pin voltage</td>
<td>-0.3 to 3</td>
<td>V</td>
</tr>
<tr>
<td>(V_{\text{CC}})</td>
<td>VCC pin voltage</td>
<td>-0.3 to 6</td>
<td>V</td>
</tr>
<tr>
<td>(V_{\text{BST}})</td>
<td>BST pin voltage</td>
<td>LX-0.3 to LX+6</td>
<td>V</td>
</tr>
<tr>
<td>(V_{\text{HGATE}})</td>
<td>HGATE pin voltage</td>
<td>LX-0.3 to BST</td>
<td>V</td>
</tr>
<tr>
<td>(V_{\text{LX}})</td>
<td>LX pin voltage(^{(2)})</td>
<td>-0.3 to 36</td>
<td>V</td>
</tr>
<tr>
<td>(V_{\text{LGATE}})</td>
<td>LGATE pin voltage(^{(1)})</td>
<td>-0.3 to 6</td>
<td>V</td>
</tr>
<tr>
<td>(V_{\text{MODE}})</td>
<td>MODE pin voltage</td>
<td>-0.3 to 6</td>
<td>V</td>
</tr>
<tr>
<td>(V_{\text{PGOOD}})</td>
<td>PGOOD pin voltage</td>
<td>-0.3 to 6</td>
<td>V</td>
</tr>
<tr>
<td>(V_{\text{CLKOUT}})</td>
<td>CLKOUT pin voltage(^{(1)})</td>
<td>-0.3 to 6</td>
<td>V</td>
</tr>
<tr>
<td>(P_{\text{D}})</td>
<td>Power Dissipation(^{(3)})</td>
<td>3100</td>
<td>mW</td>
</tr>
<tr>
<td>(T_{\text{j}})</td>
<td>Junction Temperature</td>
<td>-40 to 125</td>
<td>°C</td>
</tr>
<tr>
<td>(T_{\text{stg}})</td>
<td>Storage Temperature Range</td>
<td>-55 to 125</td>
<td>°C</td>
</tr>
</tbody>
</table>

\(^{(1)}\) The pin voltage must be prevented from exceeding \(V_{\text{CC}} + 0.3\) V.

\(^{(2)}\) The pin voltage must be prevented from exceeding \(V_{\text{IN}} + 0.3\) V.

\(^{(3)}\) Refer to POWER DISSIPATION for detailed information.

---

## RECOMMENDED Operating Conditions

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Item</th>
<th>Rating</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>(V_{\text{IN}})</td>
<td>Input Voltage</td>
<td>4.0 to 34</td>
<td>V</td>
</tr>
<tr>
<td>(T_{\text{a}})</td>
<td>Operating Temperature Range</td>
<td>(-40 to 105)</td>
<td>°C</td>
</tr>
<tr>
<td>(V_{\text{OUT}})</td>
<td>Output Voltage Range</td>
<td>0.7 to 5.3</td>
<td>V</td>
</tr>
</tbody>
</table>

---

Electronic and mechanical stress momentarily exceeded absolute maximum ratings may cause the permanent damages and may degrade the life time and safety for both device and system using the device in the field. The functional operation at or over these absolute maximum ratings are not assured.

All of electronic equipment should be designed that the mounted semiconductor devices operate within the recommended operating conditions. The semiconductor devices cannot operate normally over the recommended operating conditions, even if when they are used over such ratings by momentary electronic noise or surge. And the semiconductor devices may receive serious damage when they continue to operate over the recommended operating conditions.
### ELECTRICAL CHARACTERISTICS

*VIN* = 12 V, *CE* = *VIN*, unless otherwise specified.

The specifications surrounded by ** are guaranteed by design engineering at -40°C ≤ *Ta* ≤ 105°C.

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Item</th>
<th>Conditions</th>
<th>Min.</th>
<th>Typ.</th>
<th>Max.</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>VSTART</strong></td>
<td>Start-up Voltage</td>
<td><em>VIN</em> = 12 V, <em>CE</em> = 0 V</td>
<td>4.5</td>
<td>5.1</td>
<td>5.3</td>
<td>V</td>
</tr>
<tr>
<td><strong>VCC</strong></td>
<td>VCC Pin Voltage (VCC–AGND)</td>
<td><em>VFB</em> = 0.672 V</td>
<td>4.9</td>
<td>5.1</td>
<td>5.3</td>
<td>V</td>
</tr>
<tr>
<td><strong>I_STANDBY</strong></td>
<td>Standby Current</td>
<td><em>VIN</em> = 34 V, <em>CE</em> = 0 V</td>
<td>3</td>
<td>20</td>
<td>μA</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Item</th>
<th>Conditions</th>
<th>Min.</th>
<th>Typ.</th>
<th>Max.</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>IVIN1</strong></td>
<td>VIN Consumption</td>
<td>Current 1 at Switching Stop in PWM mode</td>
<td>R1272S0xx</td>
<td><em>VFB</em> = 0.672 V, MODE = 5 V, <em>VOUT</em> = SENSE = LX = 5 V</td>
<td>1.0</td>
<td>1.3</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>R1272S1xx</td>
<td><em>VFB</em> = 0.672 V, MODE = 5 V, <em>VOUT</em> = SENSE = 1.5 V, LX = 5 V</td>
<td>1.6</td>
<td>1.9</td>
</tr>
<tr>
<td><strong>IVIN2</strong></td>
<td>VIN Consumption</td>
<td>Current 2 at Switching Stop in VFM mode</td>
<td>R1272S0xx</td>
<td><em>VFB</em> = 0.672 V, MODE = 0 V, <em>VOUT</em> = SENSE = LX = 5 V</td>
<td>15</td>
<td>75</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>R1272S1xx</td>
<td><em>VFB</em> = 0.672 V, MODE = 0 V, <em>VOUT</em> = SENSE = 1.5 V, LX = 5 V</td>
<td>45</td>
<td>145</td>
</tr>
<tr>
<td><strong>VUVLO2</strong></td>
<td>UVLO Threshold Voltage</td>
<td><em>VCC</em> Rising</td>
<td>3.85</td>
<td>4.0</td>
<td>4.2</td>
<td>V</td>
</tr>
<tr>
<td><strong>VUVLO1</strong></td>
<td></td>
<td><em>VCC</em> Falling</td>
<td>3.1</td>
<td>3.3</td>
<td>3.4</td>
<td>V</td>
</tr>
<tr>
<td><strong>VF</strong></td>
<td>FB Voltage Accuracy</td>
<td><em>Ta</em> = 25°C</td>
<td>0.6336</td>
<td>0.64</td>
<td>0.6464</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>-40°C ≤ <em>Ta</em> ≤ 105°C</td>
<td>1.6272</td>
<td>0.6528</td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>fOSC0</strong></td>
<td>Oscillation Frequency 0</td>
<td>RT = 135 kΩ</td>
<td>225</td>
<td>250</td>
<td>273</td>
<td>kHz</td>
</tr>
<tr>
<td><strong>fOSC1</strong></td>
<td>Oscillation Frequency 1</td>
<td>RT = 32 kΩ</td>
<td>900</td>
<td>1000</td>
<td>1100</td>
<td>kHz</td>
</tr>
<tr>
<td><strong>tOFF</strong></td>
<td>Minimum OFF Time</td>
<td><em>VIN</em> = 5 V, <em>VOUT</em> = 5 V</td>
<td>120</td>
<td>190</td>
<td>ns</td>
<td></td>
</tr>
<tr>
<td><strong>tON</strong></td>
<td>Minimum ON Time</td>
<td></td>
<td>100</td>
<td>120</td>
<td>ns</td>
<td></td>
</tr>
<tr>
<td><strong>fSYNC</strong></td>
<td>Synchronizing Frequency</td>
<td><em>fOSC</em> as the reference</td>
<td>250</td>
<td>1000</td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>tSS1</strong></td>
<td>Soft-start Time 1</td>
<td>CSS / TRK = OPEN</td>
<td>0.4</td>
<td>0.75</td>
<td>ms</td>
<td></td>
</tr>
<tr>
<td><strong>tSS2</strong></td>
<td>Soft-start Time 2</td>
<td>CSS = 4.7 nF</td>
<td>1.4</td>
<td>2.0</td>
<td>ms</td>
<td></td>
</tr>
<tr>
<td><strong>ILSS</strong></td>
<td>Charge Current for Soft-start Pin</td>
<td>CSS / TRK = 0 V</td>
<td>1.8</td>
<td>2</td>
<td>2.2</td>
<td>μA</td>
</tr>
<tr>
<td><strong>VSEND</strong></td>
<td>CSS/TRK Pin Voltage at End of Soft-start</td>
<td><em>VFB</em></td>
<td><em>VFB</em> +0.03</td>
<td><em>VFB</em>+0.06</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td><strong>R_DSS_CSS</strong></td>
<td>Discharge Resistance for CSS/TRK Pin</td>
<td><em>VIN</em> = 4.5 V, <em>CE</em> = 0 V, CSS / TRK = 3 V</td>
<td>2.0</td>
<td>3.0</td>
<td>5.0</td>
<td>kΩ</td>
</tr>
<tr>
<td><strong>R_UPH</strong></td>
<td>On-resistance of Pull-up Transistor (HGATE Pin)</td>
<td>(BST – LX) = 5 V, I_HGATE = -100 mA</td>
<td>2.5</td>
<td>5.0</td>
<td>Ω</td>
<td></td>
</tr>
</tbody>
</table>
VIN = 12 V, CE = VIN, unless otherwise specified.
The specifications surrounded by [ ] are guaranteed by design engineering at -40°C ≤ Ta ≤ 105°C.

### R1272SxxxA Continued

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Item</th>
<th>Conditions</th>
<th>Min.</th>
<th>Typ.</th>
<th>Max.</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>RDOWNHGATE</td>
<td>On-resistance of Pull-down Transistor (HGATE Pin)</td>
<td>(BST – LX) = 5 V, I_{HGATE} = 100 mA</td>
<td>1.5</td>
<td>3.5</td>
<td></td>
<td>Ω</td>
</tr>
<tr>
<td>RUPLGATE</td>
<td>On-resistance of Pull-up Transistor (LGATE Pin)</td>
<td>(VCC – PGND) = 5 V, I_{LGATE} = -100 mA</td>
<td>4.0</td>
<td>7.0</td>
<td></td>
<td>Ω</td>
</tr>
<tr>
<td>RDOWNLGATE</td>
<td>On-resistance of Pull-down Transistor (LGATE Pin)</td>
<td>(VCC – PGND) = 5 V, I_{LGATE} = 100 mA</td>
<td>1.5</td>
<td>3.5</td>
<td></td>
<td>Ω</td>
</tr>
<tr>
<td>VILIMIT</td>
<td>Current Limit Threshold Voltage (SENSE – VOUT)</td>
<td></td>
<td>40</td>
<td>50</td>
<td>60</td>
<td>mV</td>
</tr>
<tr>
<td>VIREVLIMIT</td>
<td>Reverse Current Sense Threshold (SENSE – VOUT)</td>
<td>MODE = H / CLK</td>
<td>-35</td>
<td>-25</td>
<td>-15</td>
<td>mV</td>
</tr>
<tr>
<td>VLXSHORT</td>
<td>LX Shot to GND Detector Threshold Voltage (VIN – LX)</td>
<td></td>
<td>0.345</td>
<td>0.43</td>
<td>0.520</td>
<td>V</td>
</tr>
<tr>
<td>VLXSHORTH</td>
<td>LX Short to VCC Detector Threshold Voltage (LX – PGND)</td>
<td></td>
<td>0.330</td>
<td>0.43</td>
<td>0.515</td>
<td>V</td>
</tr>
<tr>
<td>VCEH</td>
<td>CE &quot;High&quot; Input Voltage</td>
<td>CE = 34 V</td>
<td>1.27</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>VCEL</td>
<td>CE &quot;Low&quot; Input Voltage</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>ICEH</td>
<td>CE &quot;High&quot; Input Current</td>
<td>CE = 0 V</td>
<td>-1.00</td>
<td>0</td>
<td>1.00</td>
<td>µA</td>
</tr>
<tr>
<td>ICEL</td>
<td>CE &quot;Low&quot; Input Current</td>
<td>CE = 0 V</td>
<td></td>
<td>1.00</td>
<td></td>
<td>µA</td>
</tr>
<tr>
<td>IFBH</td>
<td>FB &quot;High&quot; Input Current</td>
<td>V_FB = 3 V</td>
<td>-0.10</td>
<td>0.10</td>
<td></td>
<td>µA</td>
</tr>
<tr>
<td>IFBL</td>
<td>FB &quot;Low&quot; Input Current</td>
<td>V_FB = 0 V</td>
<td>-0.10</td>
<td>0.10</td>
<td></td>
<td>µA</td>
</tr>
<tr>
<td>VMODEH</td>
<td>MODE &quot;High&quot; Input Voltage</td>
<td></td>
<td>1.33</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>VMODEL</td>
<td>MODE &quot;Low&quot; Input Voltage</td>
<td></td>
<td></td>
<td>0.74</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>IMODEH</td>
<td>MODE &quot;High&quot; Input Current</td>
<td>MODE = 6 V</td>
<td>1.00</td>
<td>6.60</td>
<td></td>
<td>µA</td>
</tr>
<tr>
<td>IMODEL</td>
<td>MODE &quot;Low&quot; Input Current</td>
<td>MODE = 0 V</td>
<td>-1.00</td>
<td>0</td>
<td>1.00</td>
<td>µA</td>
</tr>
<tr>
<td>VCLKOUTH</td>
<td>CLKOUT Pin &quot;High&quot; Output Voltage</td>
<td>CLKOUT = Hi-z</td>
<td>4.7</td>
<td></td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>VCLKOUTL</td>
<td>CLKOUT Pin &quot;Low&quot; Output Voltage</td>
<td>CLKOUT = Hi-z</td>
<td>4.7</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>TTSD</td>
<td>Thermal Shutdown Threshold Temperature</td>
<td>Ta Rising</td>
<td>150</td>
<td>160</td>
<td></td>
<td>°C</td>
</tr>
<tr>
<td>TTSR</td>
<td></td>
<td>Ta Falling</td>
<td>125</td>
<td>140</td>
<td></td>
<td>°C</td>
</tr>
</tbody>
</table>
VIN = 12 V, CE = VIN, unless otherwise specified.
The specifications surrounded by [ ] are guaranteed by design engineering at -40°C ≤ Ta ≤ 105°C.

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Item</th>
<th>Conditions</th>
<th>Min.</th>
<th>Typ.</th>
<th>Max.</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>PMOODOFF</td>
<td>PGOOD Pin “OFF” Voltage</td>
<td>VIN = 4.0 V, PGOOD = 1 mA</td>
<td>0.26</td>
<td>0.54</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>IPMOODOFF</td>
<td>PGOOD Pin “OFF” Current</td>
<td>VIN = 34 V, CE = 0 V, PGOOD = 6 V</td>
<td>0.10</td>
<td>0</td>
<td>0.10</td>
<td>µA</td>
</tr>
<tr>
<td>VFBOV1</td>
<td>FB Pin OVD Threshold Voltage</td>
<td>VFB Rising</td>
<td>0.680</td>
<td>VFB×1.10</td>
<td>0.740</td>
<td>V</td>
</tr>
<tr>
<td>VFBOV2</td>
<td></td>
<td>VFB Falling</td>
<td>0.664</td>
<td>VFB×1.07</td>
<td>0.712</td>
<td>V</td>
</tr>
<tr>
<td>VFBUV1</td>
<td>FB Pin UVD Threshold Voltage</td>
<td>VFB Falling</td>
<td>0.556</td>
<td>VFB×0.90</td>
<td>0.604</td>
<td>V</td>
</tr>
<tr>
<td>VFBUV2</td>
<td></td>
<td>VFB Rising</td>
<td>0.574</td>
<td>VFB×0.93</td>
<td>0.628</td>
<td>V</td>
</tr>
<tr>
<td>gm (EA)</td>
<td>Trans Conductance Amplifier</td>
<td>COMP = 1.5 V</td>
<td>0.35</td>
<td>1</td>
<td>1.55</td>
<td>mS</td>
</tr>
</tbody>
</table>

All test items listed under Electrical Characteristics are done under the pulse load condition (Tj = Ta = 25°C).
OPERATING DESCRIPTIONS

MODE Pin Function
The R1272S operating mode is switched among the forced PWM mode, PWM/VFM auto-switching mode and PLL_PWM mode, by a voltage or a pulse applied to MODE pin. The forced PWM mode is selected when the voltage of the MODE pin is more than 1.33 V, and the PWM works regardless of a load current. The PWM/VFM auto-switching mode is selected when it is less than 0.74 V, and control is switched between a PWM mode and a VFM mode depending on the load current. See Forced PWM mode and VFM mode for details. And see Frequency Synchronization Function for the operation on connecting an external clock.

Frequency Synchronization Function
The R1272S can synchronize to the external clock being inputted via the MODE pin, with using a PLL (Phase-locked loop). The forced PWM mode is selected during synchronization. The external clock with a pulse-width of 100 ns or more is required. The allowable range of oscillation frequency is 0.5 to 1.5 times of the set frequency\(^{(1)}\), and the operating guaranteed frequency is in the 250 kHz to 1 MHz range\(^{(2)}\). The R1272S can synchronize to the external clock even if the soft-start works. That is, the R1272S executes the soft-start and the synchronization functions at a time if having started up while inputting an external clock to the MODE pin. When the maxduty or the duty_over state is caused by reduction in differential between input and output voltages, the device runs at asynchronous to the MODE pin, and it operates in the frequency reduced until one-fourth of the external clock frequency. Likewise, the CLKOUT pin becomes asynchronous to the MODE pin. If making synchronization to the MODE pin, take notice in use under a reduced input voltage.

Duty_over Function
When the input voltage is reduced at cranking, the operating frequency is reduced until one-fourth of the set frequency with being linearly proportional to time in order to maintain the output voltage. Exploiting the ON duty to exceed the maxduty value at normal operation can make the differential between input and output voltages small.

PGOOD (Power Good) Output Function
The power good function with using a NMOS open drain output pin can detect the following states of the R1272S. The NMOS turns on and the PGOOD pin becomes “Low” when detecting them. After the R1272S returns to their original state, the NMOS turns off and the PGOOD pin outputs “High” (PGOOD Input Voltage: \( V_{UP} \)).

- CE = “L” (Shut down)
- UVLO (Shut down)
- Thermal Shutdown
- Soft-start time

\(^{(1)}\) See Oscillation Frequency Setting for details of the set frequency.
\(^{(2)}\) The adjustable oscillation frequency range becomes 250 kHz ≤ \( f_{OSC} \) ≤ 600 kHz when 0.7 V ≤ \( V_{OUT} \) < 1.35V.
• at UVD Threshold Voltage Detection
• at OVD Threshold Voltage Detection
• at hiccup-type Protection (when hiccup mode is selected)
• at latch-type Protection (when latch mode is selected)

The PGOOD pin is designed to become 0.54 V or less in “Low” level as the flag when the current floating to the PGOOD pin is 1 mA. The use of the PGOOD input voltage (V_{UP}) of 5.5 V or less and the pull-up resistor (R_{PG}) of 10 kΩ to 100 kΩ are recommended. If not using the PGOOD pin, connect it to “Open” or “GND”.

![PGOOD Output Pin Connecting Diagram](image-url)
Rising / Falling Sequence of Power Good Circuit

Under Voltage Detection (UVD)
The UVD function indirectly monitors the output voltage with using the FB pin. The PGOOD pin outputs “L” when the UVD detector threshold is 90% (Typ.) of V FB and V FB is less than the UVD detector threshold for more than 30 µs (Typ.). When V FB is over 93% (Typ.) of 0.64 V, the PGOOD pin outputs “H” after delay time (Typ.120 µs.). And, the hiccup-/latch-type overcurrent protection works when detecting an overcurrent, an LX power supply protection, or an over voltage protection during the UVD detection.

Over Voltage Detection (OVD)
The OVD function indirectly monitors the output voltage with using the FB pin. Switching stops even if the internal circuit is active state, when detecting the over voltage of V FB. The PGOOD pin outputs “L” when the OVD detector threshold is 110% (Typ.) of V FB and V FB is over the OVD detector threshold for more than 30 µs (Typ.). When V FB is under 107% (Typ.) of V FB, which is the OVD released voltage, the PGOOD pin outputs “H” after delay time (Typ.120 µs.). Then, switching is controlled by normal operation. The over voltage protection works when an error is caused by a feedback resistor in peripheral circuits for the FB pin.

Over Voltage Protection (OVP)
The OVP function monitors the voltage of VOUT pin to reduce an over voltage, when an error is caused in peripheral circuits for the FB pin. Switching stops even if the internal circuit is active state, when V OUT is over the OVP detector threshold. When V OUT is under the OVP detector threshold, switching is controlled by normal operation. If the UVD for FB pin occur during the OVP detect state, an error will occur and hiccup-/latch-type protection will work. However, the operation under this function is not guaranteed because the OVP detector threshold is set to the absolute maximum rating and more for the VOUT pin.

LX Power Supply (VIN Short) / GND (GND Short) Protection
In addition to normal current limit, the R1272S provides the LX power supply / GND short protection to monitor the voltage between the FET’s drain and source. Since the current limit function is controlled with an external inductor’s DCR or a sense resistance, the current limit function cannot work when a through-current is flowed through the FET and when an overcurrent is generated by shorting the LX pin to VDD/GND. The detecting current is determined by LX shot to VDD/GND detector threshold voltage (FET_On-resistance x Current, Typ.0.43 V).

Hiccup-type / Latch-type Overcurrent Protection
The hiccup-type / latch-type overcurrent protection can work under the operating conditions that is the UVD can function during the current limit or OVP and the LX GND short protection. The latch-type protection can release the circuit by setting the CE pin to “L” or by reducing VIN to be less than the UVLO detector threshold, when the output is latched off. The hiccup type protection stops switching releases the circuit after the protection delay time (Typ. 3.5 ms). Since this protection is auto-release, the CE pin switching of “L” / “H” is unnecessary. And, damage due to the overheating might not be caused because the term to release is long. When the output is shorted to GND, switching of “ON” / “OFF” is repeated until the shorting is released.
Current Limit Function

The current limit function can be to limit the current by the peak current method to turn the high-side FET off that the potential differences is over the current limit threshold voltage. The threshold voltage is selectable among 50 mV / 70 mV / 100 mV. And, the two following detection methods can be selected by external components connected.

A. Detecting Method with $R_{\text{SENSE}}$

The current limit value is detected with the voltage across the inductor that a sense resistance is connected in series. By connecting a resistance with low level of variation, the current limit with high accuracy can achieve. As a result, be caution that the power loss is caused from the current and $R_{\text{SENSE}}$. The peak current in the current limit inductor can be calculated by the following equation.

$$\text{Peak current in Current limit inductor (A)} = \frac{\text{Current limit threshold voltage (mV)}}{R_{\text{SENSE}} \text{ (mΩ)}}$$

![Figure A Detection with Sense Resistance](image)

B. Detecting Method with DCR of Inductor

The current limit value is detected with the DCR of the inductor. The reduction of the loss is minimized since the inductor is in no need of a resistance. But, the SENSE pin requires to connect a resistor and a capacitor to each end of the inductor. Because a constant slope is caused depending on the inductance and the capacitance. Factors causing the poor accuracy of current limit value include the variation in production of the inductor’s DCR and the temperature characteristics. $R_S$ and $C_S$ can be calculated by the following equation.

$$\text{Peak current in Current limit inductor (A)} = \frac{\text{Current limit threshold voltage (mV)}}{\text{Inductor’s DCR (mΩ)}}$$

$$C_S = \frac{L}{(\text{DCR} \times R_S)}$$

![Figure B Detecting with Inductor’s DCR](image)
Output Voltage Setting
The output voltage (V\text{OUT}) can be set by adjustable values of R\text{TOP} and R\text{BOT}. The value of V\text{OUT} can be calculated by Equation 1:

\[ V_{\text{OUT}} = V_{\text{FB}} \times \frac{(R_{\text{TOP}} + R_{\text{BOT}})}{R_{\text{BOT}}} \quad \text{Equation 1} \]

For example, when setting V\text{OUT} = 3.3 V and setting R\text{BOT} = 22 kΩ, R\text{TOP} can be calculated by substituting them to Equation 1. As a result of Equation 2, R\text{TOP} can be set to 91.4 kΩ.

To make 91.4 kΩ with using the E24 type resistors, the connecting use of 91 kΩ and 0.39 kΩ resistors in series is required. If the tolerance level of the set output voltage is wide, using a resistor of 91 kΩ to R\text{TOP} can reduce the number of components.

\[ R_{\text{TOP}} = \frac{(3.3 \text{ V} / 0.64 \text{ V} - 1) \times 22 \text{ kΩ}}{R_{\text{BOT}}} = 91.4 \text{ kΩ} \quad \text{Equation 2} \]

As to R1272S00x, R1272S01x and R1272S03x, R\text{TOP} and R\text{BOT} should be selected to meet the required output voltage (V\text{OUT}) > 2.91 V with a variation in resistance taken into account.

Oscillation Frequency Setting
Connecting the oscillation frequency setting resistor (R\text{RT}) between the RT pin and GND can control the oscillation frequency in the range of 250 kHz to 1 MHz\(^{1}\). For example, using the resistor of 66 kΩ can set the frequency of about 500 kHz.

The Electrical Characteristics guarantees the oscillation frequency under the conditions stated below for f\text{OSC0} (at R\text{RT} = 135 kΩ) and f\text{OSC1} (at R\text{RT} = 32 kΩ).

\(^{1}\) The adjustable oscillation frequency range becomes 250 kHz \leq f_{\text{OSC}} \leq 600 kHz when 0.7 V \leq V_{\text{OUT}} < 1.35V.
Soft-start Function

The soft-start time is a time between a rising edge (“H” level) of the CE pin and the timing when the output voltage reaches the set output voltage. Connecting a capacitor (Css) to the CSS / TRK pin can adjust the soft-start time (tss) – provided the internal soft-start time of 500 μs (Typ.) as a lower limit. The adjustable soft-start time (tss2) is 1.6 ms (Typ.) when connecting an external capacitor of 4.7 nF with the charging current of 2.0 μA (Typ.). If not required to adjust the soft-start time, set the CSS / TRK pin to “Open” to enable the internal soft-start time (tss1) of 500 μs (Typ.). If connecting a large capacitor to an output signal, the overcurrent protection or the LX GND short protection might run. To avoid these protections caused by starting abruptly when reducing the amount of power current, soft-start time must be set as long as possible.

Each of soft-start time (tss1/ tss2) is guaranteed under the conditions described in the chapter of “Electrical Characteristics”.

\[ R_{RT} [kΩ] = 41993 \times f_{osc} [kHz] ^ {-1.039} \]

R1272S001A Oscillation Frequency Setting Resistor (RRT) vs. Oscillation Frequency (fosc)
Applying an external tracking voltage to the CSS / TRK pin can control the soft-start sequence – provided that the lowest internal soft-start time is limited to 500 μs (Typ.). Since V_FB becomes nearly equal to V_CSS/TRK at tracking, the complex start timing and soft-start can be easily designed. The available voltage at tracking is between 0 V and 0.64 V. If the tracking voltage is over 0.64 V, the internal reference voltage of 0.64 V is enabled. Also, an arbitrary falling waveform can be generated by reducing V_CSS/TRK to 0.64 V (Typ.) or less, because the R1272S supports both of up- and down- tracking.

\[
C_{SS} \ [nF] = \frac{(t_{SS} - t_{VO_S})}{0.64 \times 2.0}
\]

\(t_{SS}\): Soft-start time (ms)

\(t_{VO_S}\): Time period from CE = “H” to VOUT’s rising (Typ. 0.160 ms)
**Tracking Sequence**

**Min. ON-time**

The min. ON time (Max. 120 ns), which is determined in the R1272S internal circuit, is a minimum time to turn high-side FET on. The R1272S cannot generate a pulse width less than the min. ON time. Therefore, settings of the output set voltage and the oscillator frequency are required so that the minimum step-down ratio $[V_{OUT}/V_{IN} \times (1 / f_{OSC})]$ does not stay below 120ns. If staying below 120 ns, the pulse skipping will operate to stabilize the output voltage. However, the ripple current and the output voltage ripple will be larger.

**Min. OFF-time**

By the adoption of bootstrap method, the high-side FET, which is used as the R1272S internal circuit for the min. OFF time, is used a NMOS. The voltage sufficient to drive the high-side FET must be charged. Therefore, the min. OFF time is determined from the required time to charge the voltage. By the adoption of the frequency's reduction method by one-quarter of a set value (Min.), if the input-output difference voltage becomes small or load transients are caused, the OFF period can be caused once in four-cycle period of normal cycle. As a result, the min. OFF time becomes 30 ns (Typ.) substantially, and the maximum duty cycle can be improved.
Through-current Protection

The HGATE pin voltage ($V_{HGATE}$) and the LGATE pin voltage ($V_{LGATE}$) are monitored to protect a through-type current caused by an external FET. In the case of turning-on the low-side FET, after a difference between $V_{HGATE} - LX$ pin voltage ($V_{LX}$) becomes 1V or less, increasing $V_{LGATE}$ can prevent not to turn on both of the high-side and low-side FETs at a time and thereby prevent the through-current. In the case of turning-on the high-side FET, after a difference between $V_{LGATE} - GND$ (PGND pin voltage) becomes 1 V or less, increasing a difference between $V_{HGATE} - V_{LX}$ can prevent the through-current.

Reverse Current Limit Function

The reverse current limit function works when the output voltage is pulled up more than the set output voltage by shorting. When the current is over the threshold current to detect the reverse current, the LGATE pin becomes to “L” to control the reverse current. As with the current limit value, the reverse current limit value is determined by the voltage between the VOUT pin and the SENSE pin. The detector threshold is one half of the current limit value.

SSCG (Spread Spectrum Clock Generator)

The SSCG function works for EMI reduction at the PWM mode. This function is enabled in the R1272S03xA. This function make EMI waveforms decrease in amplitude to generate a ramp waveform within approximately ±3.6% (Typ.) of the oscillator frequency ($f_{osc}$). The modulation cycle is $f_{osc} / 128$. At the VFM mode, the SSCG is disabled.

Bad Frequency (BADFREQ) Protection

If a current equivalent to 2 MHz (Typ.) or more or 125 kHz (Typ.) or less is applied to the RT pin when the resistor of the RT pin is in open / short, the R1272S will stop switching to protect the IC and will cause the internal state to transition to its state before the soft-start. The CLKOUT pin is fixed to “L” while the bad frequency as above is detected. The R1272S will restart under the normal control from the state of soft-start when recover after the abnormal condition.

BADFREQ Detection / Release Sequence
Operation of Step-down Converter

A basic step-down DC/DC converter circuit is illustrated in the following figures. This DC/DC converter charges energy in the inductor when the high-side FET turns on, and discharges the energy from the inductor when the high-side FET turns off and controls with less energy loss, so that a lower output voltage than the input voltage is obtained.

### Basic Circuit

**Step1.** The high-side FET turns on and current $i_L (= i_1)$ flows, and energy is charged into $C_{OUT}$. At this moment, $i_L$ increases from $I_{LMIN} (= 0)$ to reach $I_{LMAX}$ in proportion to the on-time period ($t_{ON}$) of the high-side FET turns on and current $i_L (= i_1)$ flows, and energy is charged into $C_{OUT}$. At this moment, $i_L$ increases from $I_{LMIN} (= 0)$ to reach $I_{LMAX}$ in proportion to the on-time period ($t_{ON}$) of the high-side FET.

**Step2.** When the high-side FET turns off, the low-side FET turns on in order to maintain $i_L$ at $I_{LMAX}$, and current $i_L (= i_2)$ flows.

**Step3.** When MODE = L (VFM/PWM Auto-switching mode),

- $i_L (= i_2)$ decreases gradually and reaches $i_L = I_{LMIN} = 0$ after a time period of $t_{OPEN}$, and the low-side FET turns off. This case is called as discontinuous mode. The VFM mode is switched if go to the discontinuous mode. If the output current is increased, a time period of $t_{OFF}$ runs out prior to reach of $i_L = I_{LMIN} = 0$. The result is that the high-side FET turns on and the low-side FET turns off in the next cycle. This case is called continuous mode.

When MODE = H (Forced PWM mode), MODE = External Clock (PLL_PWM mode),

Since the continuous mode works at all time, the low-side FET turns on until going to the next cycle. That is, the low-side FET must keep “On” to meet $i_L = I_{LMIN} < 0$, when reaches $i_L = I_{LMIN} = 0$ after a time period of $t_{OPEN}$.

In the PWM mode, the output voltage is maintained constant by controlling $t_{ON}$ with the constant switching frequency ($f_{OSC}$).
Forced PWM Mode and VFM Mode

The output voltage control methods are selectable between the PWM / VFM Auto-switching mode and the forced PWM mode by using the MODE pin.

**Forced PWM Mode**

Forced PWM mode is selected when setting the MODE pin to "H". This mode can reduce the output noise, since the frequency is fixed during light load conditions. Thus, $I_{L_{MIN}}$ becomes less than 0 when $I_{OUT}$ is less than $\Delta I/2$. That is, the electric charge, which is charged to $C_{OUT}$, is discharged via FET for the durations – when $I_L$ reaches 0 from $I_{L_{MIN}}$ during the $t_{ON}$ periods and when $I_L$ reaches $I_{L_{MIN}}$ from 0 during $t_{OFF}$ periods. But, pulses are skipped to prevent the overvoltage when high-side FET is set to ON under the condition that the output voltage being more than the set output voltage.

**VFM Mode**

PWM / VFM Auto-switching mode is selected when setting the MODE pin to "L". This mode can automatically switch from PWM to VFM to achieve a high-efficiency during light load conditions. By the VFM mode architecture, the high-side FET is turned on for $t_{ON} \times 1.54$ (typ.) at the PWM mode under the same condition as the VFM mode when the VFB pin voltage drops below the internal reference voltage (Typ.0.64 V). After the On-time, the high-side FET is turned off and the low-side FET is turned on. When the inductor current of 0 A is detected, the low-side FET is turned off and the switching operation is stopped (Both of hi- and low-side FETs are OFF). The switching operation restarts when the VFB pin voltage becomes less than 0.64 V.

The On-time at the PWM mode is determined by a resistance, input and output voltages, which are connected to the RT pin. Refer to "Calculation of VFM Ripple" for detailed description on the On-time at the VFM mode.
Calculation of VFM Ripple

Calculation example of output ripple voltage (V_{OUT,VFM}) is described. V_{OUT,VFM} can be calculated by Equation 1. And, the maximum value of inductor current (I_{L,VFM}) can be calculated by Equation 2.

\[
V_{OUT,VFM} = R_{COUT,ESR} \times (I_{L,VFM}) + C_{COEF_{T chambre.VFM}} \times (I_{L,VFM}/2) / f_{OSC} / C_{OUT,EFF} \]

\[
I_{L,VFM} = ((V_{IN} - V_{OUT}) / L) \times C_{COEF_{TON}_VFM} \times V_{OUT} / V_{IN} / f_{OSC} \]

- \(V_{OUT,VFM}\): Output ripple
- \(R_{COUT,ESR}\): ESR of output capacitor
- \(I_{L,VFM}\): Maximum current of inductor
- \(C_{COEF_{T chambre.VFM}}\): Scaling factor of On-time - Typ.1.54X (Design value)
- \((V_{IN} - V_{OUT}) / L\): Slope of inductor current
- \(C_{COEF_{TON}_VFM} \times V_{OUT} / V_{IN} / f_{OSC}\): On-time

![Inductor Current Waveform at VFM Mode](image)
Output voltage can be calculated by the following simple equation.

\[ V_{\text{OUT}} = I \times \frac{T}{C} \]

\( I \): Current, \( C \): Capacitance, \( T \): Time

Since \( I \) is represented by \( \frac{1}{2} \times I_{L_{\text{VFM}}} \) as the average current, the time of current passing at the VFM mode can be expressed by the following equation.

\[ T = \frac{C_{\text{OEF,TON,VFM}}}{f_{\text{OSC}}} \]

And, the output ripple voltage \( (V_{\text{OUT,VFM}}) \) is superimposed a voltage for \( \text{ESR} \times I \), and Equation 1 is determined. But, ESR is so small that it may be ignored if ceramic capacitors are connected in parallel.

The amount of charge to the output capacitor can be calculated by Equation 3.

\[
\text{(High-side FET On-time (T1) + Low-side FET On-time (T2))} \times \text{Average amount of current}
= \frac{\text{COEFTON,VFM}}{f_{\text{OSC}}} \]

 Then, T1 and T2 can be calculated by the following equations, and the time of current passing can be determined.

\[ T_1 = \frac{\text{COEFTON,VFM}}{f_{\text{OSC}}} \times \frac{V_{\text{OUT}}}{V_{\text{IN}}} \] (On-time at VFM)

\[ T_2 = (\frac{V_{\text{IN}}}{V_{\text{OUT}}} - 1) \times T_1 \quad (0 = I_{L_{\text{VFM}}} - V_{\text{OUT}}/L \times T_2) \]

\[ T = T_1 + T_2 \]

\[ = \frac{V_{\text{IN}}}{V_{\text{OUT}}} \times T_1 \]

\[ = \frac{\text{COEFTON,VFM}}{f_{\text{OSC}}} \]

And then, the amount of charge can be determine as Equation 4.

\[ T \times I_{L_{\text{VFM}}} /2 = \frac{\text{COEFTON,VFM}}{f_{\text{OSC}}} \times I_{L_{\text{VFM}}} /2 \] .............................. Equation 4

With using above-equations, the output ripple voltage \( (V_{\text{OUT,VFM}}) \) can be calculated by Equation 5.

\[ V = \frac{IT}{C} = \frac{\text{COEFTON,VFM}}{f_{\text{OSC}}} \times I_{L_{\text{VFM}}} / 2 / C_{\text{OUT,EFF}} \] .............................. Equation 5
APPLICATION INFORMATION

Typical Application Circuit

R1272SxxxA Typical Application Circuit at 500 kHz

R1272SxxxA Typical Application Circuit at 1MHz
Selection of External Components

External components and its value required for R1272S are described. Each value is reference value at initial. Since inductor’s variations and output capacitor’s effective value may lead a drift of phase characteristics, adjustment to a unity-gain and phase characteristics may be required by evaluation on the actual unit.

1. Determination of Requirements

Determine the frequency, the output capacitor, and the input voltage required. For reference values, parameters listed in the following table will be used to explain each equation.

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>Output Voltage (V\text{OUT})</td>
<td>3.3 V</td>
</tr>
<tr>
<td>Output Current (I\text{OUT})</td>
<td>10 A</td>
</tr>
<tr>
<td>Input Voltage (V\text{IN})</td>
<td>12 V</td>
</tr>
<tr>
<td>Input Voltage Range</td>
<td>8 V to 16 V</td>
</tr>
<tr>
<td>Frequency (f\text{OSC})</td>
<td>500 kHz</td>
</tr>
<tr>
<td>ESR of Output Capacitor (R\text{OUT}_\text{ESR})</td>
<td>3 mΩ</td>
</tr>
</tbody>
</table>

2. Selection of Unity-gain frequency (f\text{UNITY})

The unity-gain frequency (f\text{UNITY}) is determined by the frequency that the loop gain becomes “1” (zero dB). It is recommended to select within the range of one-sixth to one-tenth of the oscillator frequency (f\text{OSC}). Since the f\text{UNITY} determines the transient response, the higher the f\text{UNITY}, the faster response is achieved, but the phase margin will be tight. Therefore, it is required that the f\text{UNITY} can secure the adequate stability. As for the reference, the f\text{UNITY} is set to 70 kHz.

3. Selection of Inductor

After the input and the output voltages are determined, a ripple current (∆I\text{L}) for the inductor current is determined by an inductance (L) and an oscillator frequency (f\text{OSC}). The ripple current (∆I\text{L}) can be calculated by Equation 1.

\[
\Delta I_L = \left( \frac{V_{\text{OUT}}}{L} / f_{\text{OSC}} \right) \times \left( 1 - \frac{V_{\text{OUT}}}{V_{\text{IN MAX}}} \right)
\]

\[V_{\text{IN MAX}}: \text{Maximum input voltage}\]

The core loss in the inductor and the ripple current of the output voltage become small when the ripple current (∆I\text{L}) is small. But, a large inductance is required as shown by Equation 1. The inductance can be calculated by Equation 2 when a reference value of ∆I\text{L} assumes 30% of I\text{OUT} is appropriate value.

\[
L = \left( \frac{V_{\text{OUT}} / \Delta I_L}{f_{\text{OSC}}} \right) \times \left( 1 - \frac{V_{\text{OUT}}}{V_{\text{IN MAX}}} \right)
\]

\[= \left( \frac{V_{\text{OUT}}}{I_{\text{OUT} \times 0.3}} / f_{\text{OSC}} \right) \times \left( 1 - \frac{V_{\text{OUT}}}{V_{\text{IN MAX}}} \right)\]
The inductance can be calculated by substituting each parameter to Equation 2.

\[
L = \frac{3.3 \text{ V} \times 3 \text{ A} \times 500 \text{ kHz}}{1-3.3 \text{ V} / 16 \text{ V}} = 1.75 \mu\text{H}
\]

When selecting the inductor of 2.2 \(\mu\text{H}\) as an approximate value of the above calculated value, \(\Delta L\), can be shown as below.

\[
\Delta L = \frac{3.3 \text{ V} \times 2.2 \mu\text{H} \times 500 \text{ kHz}}{1-3.3 \text{ V} / 16 \text{ V}} = 2.38 \text{ A}
\]

4. Setting of Output Capacitance

The output capacitance (\(C_{\text{OUT}}\)) must be set to meet the following conditions.

- Calculation based on phase margin

To secure the adequate stability, it is recommended that the pole frequency (\(f_{\text{P,OUT}}\)) is set to become equal or below one-fourteenth of the unity-gain frequency. The pole frequency (\(f_{\text{P,OUT}}\)) can be calculated by Equation 3.

\[
f_{\text{P,OUT}} = \frac{1}{2 \times \pi \times C_{\text{OUT,EFF}} \times ((R_{\text{OUT,MIN}} \times 2 \times \pi \times f_{\text{OSC}} \times L) / (R_{\text{OUT,MIN}} + 2 \times \pi \times f_{\text{OSC}} \times L) + R_{\text{COUT,ESR}}})
\]

\textbf{Equation 3}

\(C_{\text{OUT,EFF}}\) : Output capacitance (rms)
\(R_{\text{OUT,MIN}}\) : Output resistance at maximum output current
\(R_{\text{OUT,MIN}} = \frac{V_{\text{OUT}}}{I_{\text{OUT}}}
\)
\(= 3.3 \text{ V} / 10 \text{ A}
\)
\(= 0.33 \Omega
\)

Equation 4 can be expressed by substituting \(f_{\text{P,OUT}} = f_{\text{UNITY}} / 14\) to Equation 3.

\[
C_{\text{OUT,EFF}} = \frac{14}{2 \times \pi \times f_{\text{UNITY}} \times ((R_{\text{OUT,MIN}} \times 2 \times \pi \times f_{\text{OSC}} \times L) / (R_{\text{OUT,MIN}} + 2 \times \pi \times f_{\text{OSC}} \times L) + R_{\text{COUT,ESR}}})
\]

\textbf{Equation 4}

Then, the output capacitance (rms) can be calculated by substituting each parameter to Equation 4.

\[
C_{\text{OUT,EFF}} = \frac{14}{2 \times \pi \times 70\text{kHz} \times ((0.33\Omega \times 2 \times \pi \times 500 \text{ kHz} \times 2.2 \mu\text{H}) / (0.33\Omega + 2 \times \pi \times 500\text{kHz} \times 2.2\mu\text{H}) + 3\text{m\Omega})}
\]
\(= 100.1 \mu\text{F}
\)

It is recommended that the output capacitance is set to become equal or over the value (rms) calculated by Equation 4.
The output capacitance (rms), which is derated depending on the DC voltage applied, can be calculated by Equation 5. Refer to “Capacitor Manufacture’s Datasheet” for details about derating.

\[ C_{OUT\_EFF} = C_{OUT\_SET} \times \frac{(V_{CO\_AB} - V_{OUT})}{V_{CO\_AB}} \]  

**Equation 5**

- \( C_{OUT\_SET} \): Output capacitor’s spec
- \( V_{CO\_AB} \): Capacitor’s voltage rating

With using Equation 5, the effective value (rms) is calculated to become 100.1 µF or more. The output voltage \( (C_{OUT}) \) can be shown as below when \( V_{CO\_AB} \) is 10 V.

\[ C_{OUT\_SET} > \frac{C_{OUT\_EFF}}{(V_{CO\_AB} - V_{OUT})/V_{CO\_AB}} \]

\[ C_{OUT\_SET} > \frac{100.1 \mu F}{((10 - 3.3) / 10)} \]

\[ C_{OUT} > 149.4 \mu F \]

As the calculated result, \( C_{OUT} \) selects a capacitor of 150 µF (rms is 100.5 µF).

**Calculation based on ripple at VFM mode**

With using the calculated value of \( C_{OUT} \), the amount of ripple at the VFM mode can be shown as Equations 6 and 7.

\[ I_{L\_VFM} = \frac{(V_{IN\_MAX} - V_{OUT})}{L} \times \frac{COEF\_TON\_VFM \times V_{OUT}}{V_{IN\_MAX} \times f_{OSC}} \]  

**Equation 6**

\[ V_{OUT\_VFM} = RC_{OUT\_ESR} \times I_{L\_VFM} + \frac{COEF\_TON\_VFM \times I_{L\_VFM}}{2} \times f_{OSC} \times C_{OUT\_EFF} \]  

**Equation 7**

- \( I_{L\_VFM} \): Maximum current of inductor
- \( COEF\_TON\_VFM \): On-time scaling (multiples of PWM_ON time)
- \( V_{OUT\_VFM} \): Maximum output ripple

\( COEF\_TON\_VFM \) can be calculated by 1.54 times (Typ.) as the design value. The ripple value can be calculated by substituting each parameter to Equations 6 and 7.

\[ I_{L\_VFM} = \frac{(16 V - 3.3 V)}{2.2 \mu H} \times 1.54 \times 3.3 V / 16 V / 500 kHz \]

\[ I_{L\_VFM} = 3.67 A \]

\[ V_{OUT\_VFM} = 3 m\Omega \times 3.67 A + 1.54 \times (3.67 A / 2) / 500 kHz / 100.5 \mu F \]

\[ V_{OUT\_VFM} = 67.2 mV \]

\( V_{OUT\_VFM} \) must be set to become the target ripple value or less. If \( V_{OUT\_VFM} \) is over the target value, the output capacitance must be calculated by Equation 8.

\[ C_{OUT\_EFF} = 1.54 \times \frac{(I_{L\_VFM} / 2)}{f_{OSC} \times (V_{OUT\_VFM} - RC_{OUT\_ESR} \times I_{L\_VFM})} \]  

**Equation 8**
5. Designation of Phase Compensation
Since the current amplifier for the voltage feedback is output via the COMP pin, the phase compensation is achieved with using external components. The phase compensation is able to secure stable operation with using an external ceramic capacitor and the phase compensation circuit.

Connection Example for External Phase Compensation Circuit

- Calculation of RC
The phase compensation resistance (RC) to set the calculated unity-gain frequency can be calculated by Equation 9.

\[
RC = 2 \times \pi \times f_{UNITY} \times V_{OUT} \times C_{OUT\_EFF} / \left( g_{m\_ea} \times V_{REF} \times g_{m\_pwr} \right) \]

\[\text{Equation 9}\]

\[g_{m\_ea}: \text{Error amplifier of } g_m\]
\[V_{REF}: \text{Reference voltage (0.64 V)}\]
\[g_{m\_pwr}: \text{power level of } g_m\]

\[g_{m\_ea} \times \Delta V_S = \Delta I_L\]
\[g_{m\_ea} / \Delta V_S = 0.05 \times 10^{-6} \times f_{OSC} / V_{OUT}\]
\[g_{m\_ea} \times g_{m\_pwr} = 0.05 \times 10^{-6} \times \Delta I_L \times f_{OSC} / V_{OUT} \]

\[\Delta V_S: \text{Output amplitude of the slope circuit}\]

RC can be calculated by substituting Equation 10 to Equation 9.

\[
RC = 2 \times \pi \times f_{UNITY} \times V_{OUT} \times C_{OUT\_EFF} / \left( V_{REF} \times 0.05 \times 10^{-6} \times \Delta I_L \times f_{OSC} / V_{OUT} \right) \\
= 2 \times \pi \times 70 \text{ kHz} \times 3.3 \text{ V} \times 100.5 \mu\text{F} / \left( 0.64 \times 0.05 \times 10^{-6} \times 2.38 \times 500 \text{ kHz} / 3.3 \text{ V} \right) \\
= 12.63 \approx 13 \text{ k}\Omega
\]
■ Calculation of $C_C$

$C_C$ must be calculated by Equation 11 so that the zero frequency of the error amplifier meets the highest pole frequency ($f_{P_{OUT}}$). Then, $f_{P_{OUT}} = 5.0 \text{ kHz}$ is determined by calculation of Equation 3.

\[
C_C = \frac{1}{(2 \times \pi \times R_C \times f_{P_{OUT}})} \quad \text{Equation 11}
\]

\[
= \frac{1}{(2 \times 3.14 \times 13 \ \text{k}\Omega \times 5.0 \ \text{kHz})} = 2.45 \approx 2.7 \text{ nF}
\]

■ Calculation of $C_{C2}$

$C_{C2}$ can be calculated by two different calculation methods to vary from the zero frequency ($f_{Z_{ESR}}$) depending on the ESR of a capacitor. $f_{Z_{ESR}}$ can be calculated by Equation 12.

\[
f_{Z_{ESR}} = \frac{1}{(2 \times \pi \times R_{C_{OUT_{ESR}}} \times C_{OUT_{EFF}})} \quad \text{Equation 12}
\]

\[
= 528 \text{ kHz}
\]

[When the zero frequency is lower than $f_{OSC} / 2$]

$C_{C2}$ sets the pole to $f_{Z_{ESR}}$.

\[
C_{C2} = \frac{R_{C_{OUT_{ESR}}} \times C_{OUT_{EFF}}}{R_C} \quad \text{Equation 13}
\]

[When the zero frequency is higher $f_{OSC} / 2$]

$C_{C2}$ sets the pole to $f_{OSC} / 2$ so as to be a noise filter for the COMP pin.

\[
f_{OSC} / 2 = \frac{1}{(2 \times \pi \times R_C \times C_{C2})} \quad \text{Equation 14}
\]

\[
C_{C2} = \frac{2}{(2 \times \pi \times 70 \ \text{kHz} \times 91.4 \ \text{k}\Omega)} = 24.8 \approx 27 \text{ pF}
\]

■ Calculation of $C_{SPD}$

$C_{SPD}$ sets the zero frequency to meet the unity-gain frequency.

\[
R_{TOP} = R_{BOT} \times (V_{OUT} / V_{REF} - 1)
\]

\[
C_{SPD} = \frac{1}{(2 \times \pi \times f_{UNITY} \times R_{TOP})} \quad \text{Equation 15}
\]

When $R_{BOT} = 22 \text{ k}\Omega$,

\[
R_{TOP} = 22 \text{ k} \times (3.3 \text{ V} / 0.64 \text{ V} - 1) = 91.4 \text{ k}\Omega
\]

\[
C_{SPD} = \frac{1}{(2 \times \pi \times 70 \text{ kHz} \times 91.4 \text{ k}\Omega)} = 24.8 \approx 27 \text{ pF}
\]
Cautions in Selecting External Components

Inductor
- Choose an inductor that has small DC resistance, has sufficient allowable current and is hard to cause magnetic saturation. The inductance value must be determined with consideration of load current under the actual condition. If the inductance value of an inductor is extremely small, the peak current of LX may increase along with the load current. As a result, the current limit circuit may start to operate when the peak current of LX reaches to “LX limit current”.

Capacitor
- Choose a capacitor that has a sufficient margin to the drive voltage ratings with consideration of the DC bias characteristics and the temperature characteristics.
- The use of a ceramic capacitor for CIN is recommended. If combined use of a ceramic and an electrolyte capacitors, the stable operation will improve since the margin becomes bigger. Choose the electrolyte capacitor with the lowest possible ESR with consideration of the allowable ripple current rating ($I_{\text{RMS}}$). $I_{\text{RMS}}$ can be calculated by the following equation.
  \[ I_{\text{RMS}} \approx \frac{I_{\text{OUT}}}{V_{\text{IN}}} \times \sqrt{V_{\text{OUT}} \times (V_{\text{IN}} - V_{\text{OUT}})} \]

FET
- Gate – Source Voltage
  When considering variations in production and margin, a FET with a withstand voltage of 10 V or more is recommended despite the 5 V high and low driver.
- Gate Threshold Voltage
  Choose a FET with the threshold voltage between 1.0 V (Min.) and 3.4 V (Max.) with consideration of variations in production and margin.
- Drain Current
  Choose a FET having a sufficient margin with consideration of peak current and limit current.
- Connection of Body Diode for Source Current
  Choose a diode with the withstand current over the reverse limit current rating. The R1272S reverse current value becomes one-half of the normal limit current value.
- Input Capacitor ($C_{\text{ISS}}$)
  As an index of performance, $C_{\text{ISS}}$: 3800pF
- On-resistance ($R_{\text{DS (on)}}$) & All Gate Capacitance (Qg)
  Choose a FET with the lowest possible characteristics because having an influence on efficiency. Generally, a high-performance FET is rated that $R_{\text{DS}} + Q_{\text{g}}$ (performance figure) is small.
- Since test specifications vary with FET makers, it is necessary to confirm the application with the R1272S implemented on a board system.
FET Losses

The FET total loss is calculated by the sum of the switching losses when the high side and the low side FETs turning-on / off and the conduction losses by the FET’s on-resistance. If the total loss become larger than expected, the external FET must be selected with consideration of the on-resistance, the switching losses and the package’s power dissipation. The following figure shows the timing chart of the high side / low side FETs at normal switching. The loss at each delay time can be calculated as follows.

\[
P_{\text{DEAD}} = V_F \times I_{\text{OUT}} \times f_{\text{OSC}} \times (t_{\text{DEAD1}} + t_{\text{DEAD5}})
\]

- **t1 (t5):**
  For the duration between the low-side FET’s turn-off and the high-side FET’s turn-on, the loss occurs to supply a current from the body diode on the low side FET. Likewise, for the duration between the high side FET’s turn-off and the low side FET’s turn-on, the loss occurs. The losses \( P_{\text{DEAD}} \) for \( t1 \) and \( t5 \) can be calculated by the following equation.

- **\( V_F \):** The forward voltage of a body-diode
- **\( t_{\text{DEAD1}} \):** The delay time from the instant when the gate-source voltage \( (V_{GS}) \) falls below the threshold voltage \( (V_{TH}) \) on the low side FET to the instant when \( V_{GS} \) exceeds \( V_{TH} \) on the high side FET.
- **\( t_{\text{DEAD5}} \):** The delay time from the instant when \( V_{GS} \) falls below \( V_{TH} \) on the high side FET to the instant when \( V_{GS} \) exceeds \( V_{TH} \) on the low side FET.
Since the drain-source voltage ($V_{DS}$) is equal to $V_{IN}$ when the high side FET turns on/off after delay time ($t_{DEAD1} / t_{DEAD5}$), the source current and the output current ($I_{OUT}$) become equal. Therefore, a large loss occurs. The losses ($P_{SW}$) at turn-on / off can be calculated by the following equation.

$$P_{SW} = \frac{1}{2} \times V_{IN} \times I_{OUT} \times f_{OSC} \times (t_{RISE} + t_{FALL})$$

$t_{RISE}$: A duration between the gate voltage rising start time from the threshold voltage and the end of stabilized voltage ($V_{SP}$) on the high side FET.

$t_{FALL}$: A duration between the start time of the gate voltage stabilizing and the falling time below the threshold voltage on the high side FET.

For the stabilized duration, $V_{GS}$ of the high side FET remains constant roughly since the gate charge current is used to charge $C_{GD}$. And, the reverse recovery loss ($P_{RR}$) occurs to recover the body diode of the low side FET when the high side FET turns on. Refer to the FET datasheet for information about the electric charge ($Q_{rr}$) required for recovery.

$$P_{RR} = V_{IN} \times Q_{rr} \times f_{OSC}$$

And, the power ($P_{GH}, P_{GL}$) for electric charge of the FET’s gate and the power ($P_{OSSH}, P_{OSSL}$) for electric charge of the FET’s output capacity occur. Each power can be calculated by following equations. Refer to the FET datasheet for detailed values.

$$P_{GH} = Q_{GH} \times V_{CC} \times f_{OSC}$$
$$P_{GL} = Q_{GL} \times V_{CC} \times f_{OSC}$$
$$P_{OSSH} = \frac{1}{2} \times C_{OSSH} \times (V_{IN})^2 \times f_{OSC}$$
$$P_{OSSL} = \frac{1}{2} \times C_{OSSL} \times (V_{IN})^2 \times f_{OSC}$$

$V_{CC}$: VCC pin voltage

$Q_{GH}, Q_{GL}$: Gate electric charge quantity for High- /Low- side FETs

$C_{OSSH}, C_{OSSL}$: Drain-gate capacity + Drain-source capacity for High- /Low- side FETs
t3 (t6):
For the duration of t3, the conduction loss of the high side FET (PHS(on)) occurs. For the duration of t6, the conduction loss of the low side FET (PLS(on)) occurs. Each loss can be calculated by the following equation.
ON duty is closely analogous to $V_{IN} / V_{OUT}$.

\[
I_{RMS} = \sqrt{((I_{OUT})^2 + (I_{P-P})^2 / 12)}
\]

\[
P_{HS\ (on)} = (I_{RMS})^2 \times R_{ONH} \times V_{OUT} / V_{IN}
\]

\[
P_{LS\ (on)} = (I_{RMS})^2 \times R_{ONL} \times (1-V_{OUT} / V_{IN})
\]

IRMS: FET’s rms current
IP-P: FET’s peak current amplitude
RONH, RONL: On-resistance for High-/Low- side FETs

Since the conduction loss depends on the duty, the loss varies with step-down ratio. When the step-down ratio is large and the ON duty is small, the loss of the low side FET becomes larger, and when the ratio is small, the loss of the high side FET becomes larger. From above equations, each loss of the high side and the low side FETs can be calculated by the following equations.

\[
P_{HS} = P_{HS\ (on)} + P_{SW} + P_{RR} + P_{GH} + P_{OSSH}
\]

\[
P_{LS} = P_{LS\ (on)} + P_{GL} + P_{OSSL} + P_{DEAD}
\]

As is evident from these equations, the switching loss becomes predominant when the input voltage and the frequency are high, and the conduction loss conversely becomes predominant when they are low.
TECHNICAL NOTES

The performance of power source circuits using this IC largely depends on peripheral circuits. When selecting the peripheral components, please consider the conditions of use. Do not allow each component, PCB pattern or the IC to exceed their respected rated values (voltage, current, and power) when designing the peripheral circuits.

- External components must be connected as close as possible to the ICs and make wiring as short as possible. Especially, the capacitor connected in between VIN pin and GND pin must be wiring the shortest. If their impedance is high, internal voltage of the IC may shift by the switching current, and the operating may be unstable. Make the power supply and GND lines sufficient.

- Place a capacitor ($C_{OUT}$) to keep a distance between $C_{IN}$ and $C_{OUT}$ in order to avoid the high-frequency noise by input.

- AGND and PGND for the controller must be wired to the GND line at the low impedance point of the same layer with $C_{IN}$ and $C_{OUT}$.

- Place a capacitor ($C_{BST}$) as close as possible to the LX pin and the BST pin. If controlling slew rate for EMI, a resistor ($R_{BST}$) should be in series between the BST pin and the capacitor ($C_{BST}$), but not be in series to FET for HGATE and LGATE pins. Because connecting the resistor in series to the FET becomes a cause of a through-current.

- The tab on the bottom of the HSOP-18 package must be connected to GND when mounted on the board. To improve thermal dissipation on the multilayer board, set via to release the heat to the other layer in the connecting part of the tab on the bottom. Likewise, thermal dissipation for FET is required.

- The NC pin must be set to “Open”.

- The MODE pin requires the H / L voltages with the high stability when the forced PWM mode (MODE = “H”) or the VFM mode (MODE = “L”) is enabled. If the voltage with the high stability cannot be applied, connection to the VCC pin as “H” level or the AGND pin as “L” level is recommended. If connecting to the PGND pin as noisy, a malfunction may occur. Avoid the use of the MODE pin being “Open”.

- If $V_{OUT}$ is a minus potential, the setup cannot occur.

- The power for the controller and for the high-side FET must be used on the same power supply, since the internal slope compensation is applied as the power supply voltage of the high-side FET is equal to the controller’s. If applying the other power supply voltage, the controller will become unstable owing to the inappropriate slope compensation.
Reference PCB Layouts

R1272SxxxA PCB Layouts

PCB Layout – 1st Layer (Top Layer)

PCB Layout – 2nd Layer
PCB Layout – 3rd Layer

PCB Layout – 4th Layer (Bottom Layer)
TYPICAL CHARACTERISTICS

Typical Characteristics are intended to be used as reference data, they are not guaranteed.

1) FB Voltage vs. Temperature

2) Oscillation Frequency vs. Temperature
   - 250kHz (RT = 135 kΩ)
   - 600 kHz (RT = 55 kΩ)

3) Soft-start time 1 vs. Temperature
   - Fixed soft-start time (Css = Open)
   - Adjustable soft-start time (Css = 4.7 nF)
4) Current limit threshold voltage vs. Temperature
Current limit threshold voltage (R1272Sxx2x) vs. Temperature
Overcurrent limit threshold voltage (R1272Sxx2x) vs. Temperature

5) LX GND/VIN short threshold voltage vs. Temperature
LX GND short threshold voltage (VIN-LX) vs. Temperature
LX VIN short threshold voltage (LX-PGND) vs. Temperature

6) Current consumption vs. Temperature
Current consumption (VFM) (VIN = 12 V) vs. Temperature
Current consumption (PWM) (VIN = 12 V) vs. Temperature
7) UVLO vs. Temperature
UVLO release voltage

![Graph showing UVLO release voltage vs. temperature.]

UVLO threshold voltage

![Graph showing UVLO threshold voltage vs. temperature.]

8) CE input voltage vs. Temperature
CE "H" input voltage

![Graph showing CE "H" input voltage vs. temperature.]

CE "L" input voltage

![Graph showing CE "L" input voltage vs. temperature.]

9) Output current vs. Efficiency
$V_{OUT} = 1.5 \text{ V}$

$f_{OSC} = 250 \text{ kHz} / V_{IN} = 8 \text{ V} / 12 \text{ V} / 16 \text{ V}$

$V_{OUT} = 1.5 \text{ V}$

$f_{OSC} = 500 \text{ kHz} / V_{IN} = 8 \text{ V} / 12 \text{ V} / 16 \text{ V}$

![Graph showing output current vs. efficiency.]

![Graph showing output current vs. efficiency.]

RICOH
V_{OUT} = 3.3 \text{ V}  
\text{f}_{OSC} = 250 \text{ kHz}, V_{IN} = 8 \text{ V} / 12 \text{ V} / 16 \text{ V}  
V_{OUT} = 3.3 \text{ V}  
\text{f}_{OSC} = 500 \text{ kHz}, V_{IN} = 8 \text{ V} / 12 \text{ V} / 16 \text{ V}  

V_{OUT} = 5.0 \text{ V}  
\text{f}_{OSC} = 250 \text{ kHz} / V_{IN} = 8 \text{ V} / 12 \text{ V} / 16 \text{ V}  
V_{OUT} = 5.0 \text{ V}  
\text{f}_{OSC} = 500 \text{ kHz} / V_{IN} = 8 \text{ V} / 12 \text{ V} / 16 \text{ V}  

10) Load transient response  
V_{IN} = 12 \text{ V}, V_{OUT} = 3.3 \text{ V}  
\text{f}_{OSC}=500\text{kHz}, \text{MODE}=L \quad \text{VFM/PWM auto-switching}  
V_{IN} = 12 \text{ V}, V_{OUT} = 3.3 \text{ V}  
\text{f}_{OSC}=500\text{kHz}, \text{MODE}=L \quad \text{VFM/PWM auto-switching}
11) Output voltage vs. Output current
\[ V_{\text{OUT}} = 3.3V \]
\[ f_{\text{OSC}} = 250 \text{ kHz}, V_{\text{IN}} = 12 \text{ V} \]

12) Input transient response
\[ V_{\text{OUT}} = 3.3 \text{ V} \]
\[ f_{\text{OSC}} = 500 \text{ kHz}, \text{MODE=L} \]
\[ I_{\text{OUT}} = 0.1 \text{ A} \]
VFM/PWM auto-switching

Vin = 12V, VOUT = 3.3V
fosc = 500 kHz, MODE = H
Forced PWM

Vin = 12V, VOUT = 3.3V
fosc = 500 kHz, MODE = H
Forced PWM
\[ V_{\text{OUT}} = 3.3 \, \text{V} \]
\[ f_{\text{OSC}} = 500 \, \text{kHz}, \, \text{MODE} = H \quad \text{VFM/PWM auto-switching} \]
\[ I_{\text{OUT}} = 5 \, \text{A} \quad \text{PWM mode} \]

13) **Input voltage vs. Output voltage**
\[ V_{\text{OUT}} = 3.3 \, \text{V} \]
\[ f_{\text{OSC}} = 500 \, \text{kHz}, \, \text{MODE} = L \quad \text{VFM/PWM auto-switching} \]
\[ f_{\text{OSC}} = 500 \, \text{kHz}, \, \text{MODE} = H \quad \text{Forced PWM} \]

14) **Up-down tracking**
\[ V_{\text{IN}} = 12 \, \text{V}, \quad V_{\text{OUT}} = 3.3 \, \text{V} \]
\[ f_{\text{OSC}} = 500 \, \text{kHz}, \, \text{MODE} = H \quad \text{Forced PWM} \]

15) **Load dump**
\[ V_{\text{OUT}} = 3.3 \, \text{V} \]
\[ f_{\text{OSC}} = 500 \, \text{kHz}, \, \text{MODE} = H \quad \text{Forced PWM} \]
16) **Line regulation**

\( V_{\text{OUT}} = 5.0 \, \text{V} \)
\( f_{\text{OSC}} = 500 \, \text{kHz}, \, \text{MODE} = \text{H} \)  
Forced PWM

**Line regulation UVLO release expanding**

\( V_{\text{OUT}} = 5.0 \, \text{V} \)
\( f_{\text{OSC}} = 500 \, \text{kHz}, \, \text{MODE} = \text{H} \)  
Forced PWM

**Line regulation UVLO detection expanding**

\( V_{\text{OUT}} = 5.0 \, \text{V} \)
\( f_{\text{OSC}} = 500 \, \text{kHz}, \, \text{MODE} = \text{H} \)  
Forced PWM
The power dissipation of the package is dependent on PCB material, layout, and environmental conditions. The following measurement conditions are based on JEDEC STD. 51-7.

### Measurement Conditions

<table>
<thead>
<tr>
<th>Item</th>
<th>Measurement Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>Environment</td>
<td>Mounting on Board (Wind Velocity = 0 m/s)</td>
</tr>
<tr>
<td>Board Material</td>
<td>Glass Cloth Epoxy Plastic (Four-Layer Board)</td>
</tr>
<tr>
<td>Board Dimensions</td>
<td>76.2 mm × 114.3 mm × 0.8 mm</td>
</tr>
<tr>
<td>Copper Ratio</td>
<td>Outer Layer (First Layer): Less than 95% of 50 mm Square</td>
</tr>
<tr>
<td></td>
<td>Inner Layers (Second and Third Layers): Approx. 100% of 50 mm Square</td>
</tr>
<tr>
<td></td>
<td>Outer Layer (Fourth Layer): Approx. 100% of 50 mm Square</td>
</tr>
<tr>
<td>Through-holes</td>
<td>φ 0.3 mm × 21 pcs</td>
</tr>
</tbody>
</table>

### Measurement Result

(Ta = 25°C, Tjmax = 125°C)

<table>
<thead>
<tr>
<th>Item</th>
<th>Measurement Result</th>
</tr>
</thead>
<tbody>
<tr>
<td>Power Dissipation</td>
<td>3100 mW</td>
</tr>
<tr>
<td>Thermal Resistance (θja)</td>
<td>θja = 32°C/W</td>
</tr>
<tr>
<td>Thermal Characterization Parameter (ψjt)</td>
<td>ψjt = 8°C/W</td>
</tr>
</tbody>
</table>

θja: Junction-to-Ambient Thermal Resistance
ψjt: Junction-to-Top Thermal Characterization Parameter

---

![Graph: Power Dissipation vs. Ambient Temperature](image1)

![Diagram: Measurement Board Pattern](image2)
PACKAGE DIMENSIONS

HSOP-18

Ver. A

PACKAGE DIMENSIONS

UNIT: mm

HSOP-18 Package Dimensions
1. The products and the product specifications described in this document are subject to change or discontinuation of production without notice for reasons such as improvement. Therefore, before deciding to use the products, please refer to Ricoh sales representatives for the latest information thereon.

2. The materials in this document may not be copied or otherwise reproduced in whole or in part without prior written consent of Ricoh.

3. Please be sure to take any necessary formalities under relevant laws or regulations before exporting or otherwise taking out of your country the products or the technical information described herein.

4. The technical information described in this document shows typical characteristics of and example application circuits for the products. The release of such information is not to be construed as a warranty or a grant of license under the intellectual property rights or any other rights.

5. The products listed in this document are intended and designed for use as general electronic components in standard applications (office equipment, telecommunication equipment, measuring instruments, consumer electronic products, amusement equipment etc.). Those customers intending to use a Ricoh product in an application circuit outside the standard usage范围 are requested to notify Ricoh.

6. We are making our continuous effort to improve the quality and reliability of our products, but semiconductor products are likely to fail with certain probability. In order to prevent any injury to persons or damages to property resulting from such failure, customers should be careful enough to incorporate safety measures in their design, such as redundant design, fail-safe design.

7. Anti-radiation design is not implemented in the products described in this document.

8. The X-ray exposure can influence functions and characteristics of the products. Confirm the product functions and characteristics in the evaluation stage.

9. WL CSP products should be used in light shielded environments. The light exposure can influence functions and characteristics of the products under operation or storage.

10. There can be variation in the marking when different AOI (Automated Optical Inspection) equipment is used. In the case of recognizing the marking characteristic with AOI, please contact Ricoh sales or our distributor before attempting to use AOI.

11. Please contact Ricoh sales representatives should you have any questions or comments concerning the products or the technical information.

Ricoh is committed to reducing the environmental loading materials in electrical devices with a view to contributing to the protection of human health and the environment.

Ricoh has been providing RoHS compliant products since April 1, 2006 and Halogen-free products since April 1, 2012.

https://www.e-devices.ricoh.co.jp/en/